# Seminar 3 Memory Hierarchy

Computer Organization and Components / Datorteknik och komponenter (IS1500), 9 hp Computer Hardware Engineering / Datorteknik, grundkurs (IS1200), 7.5 hp

### **KTH Royal Institute of Technology**

#### Introduction

The purpose of seminars is to enable active learning of the more theoretical tasks that are typically part of the final written exam. Seminars are optional. However, we strongly recommend that you perform these seminar exercises and attend the seminar.

Rules. You may receive up to 1 extra point on the fundamental part of the written exam if:

- you make an honest *attempt* to solve *all* the seminar exercises on your own. You may discuss the exercises with your friends, but you are not allowed to copy any solutions from anyone or anywhere. You need to have written down a potential solution on all assignments. You are not allowed to skip some exercises, you need to try to provide a solution for all exercises.
- you write down your solutions *by hand* on this exercise form. You are not allowed to hand in machine printed solutions, copies, or handwritten solution on another paper format.
- you bring your solution *personally* to the seminar and attend the whole seminar. This means that you are not allowed to hand in a solution on behalf of someone else.
- you need to have signed this form before you hand it in.
- you are not allowed to attend the seminar if you are not bringing a solution, that is, if you do not bring this form filled out with your own solutions, you cannot attend the seminar.
- you must come to the seminar on time when it starts. If you are not there from the beginning, the assistants may refuse that you participate in the seminar.

Note that the extra point is only valid on the next ordinary exam, and the following two retake exams. During the seminar, the teaching assistant or teacher will go through the solutions and you will correct the solution done by another student. You need to have received at least 50% of the total number of points to pass the seminar. In such a case, you get one extra bonus point on the exam. We recommend that you take a photo of your solutions before you hand it in.

| By signing the following, I hereby guarantee that I follow the rules above. |                 |  |  |  |
|-----------------------------------------------------------------------------|-----------------|--|--|--|
| Your name (printed):                                                        | Philip Salgrist |  |  |  |
| Signature:                                                                  | Ofinger         |  |  |  |
|                                                                             | 2021-02-17      |  |  |  |
| Date:                                                                       |                 |  |  |  |

#### **Exercises**

- 1. Suppose you have a 32-bit MIPS processor. For each of the two following cache configurations, how many bits are used for the *tag* field, the *set* field (also called the *index*), and the *byte offset* field of the address?
  - (a) A direct mapped cache with capacity 2048 bytes and block size 8 bytes.
  - (b) A 4-way set associate cache with capacity 4096 bytes and block size 16 bytes.

Your solution:

a) 
$$C = 2048$$
 by  $6x = 8$  by  $6x = 8$  by  $6x = 2$  by

b) index: 
$$\frac{4096}{16 \cdot 4} = 64 = 2^6 = 5 6 \text{ bits}$$

by the -offset:  $16 = 2^4 = 7 4 \text{ bits}$ 

tag:  $32 - 6 - 4 = 22 \text{ bits}$ 

2. Assume that you have a 32-bit MIPS processor with a direct mapped data cache with the capacity 4096 bytes and a block size of 16 bytes. The cache is initially empty (all valid bits are 0). Which sets of the cache have been updated *after* that the following program has been executed? For each of the sets, specify the *set number*, the *value of the valid bit*, and the *tag value* of the data cache.

```
1 lui $t0,0x12ff
2 lw $t1,0x1240($t0)
3 lw $t2,0x5aa4($t0)
4 lw $t3,0x4248($t0)
```

Your solution:

- 3. Consider Listning 1 on the last page. Assume the code is executed on a 32-bit MIPS processor that includes a *data cache* with the following properties: Capacity =1024bytes, direct mapped, block size = 16 bytes. Assume that the cache is empty (all valid bits are zero) before you call function sum. Will the *data cache* utilize temporal locality or spatial locality, or both? For each of the following C function calls, what is the *data cache hit rate* when executing the function?
  - (a) sum(0x55aa1000,10);
  - (b) sum(0x55aa100a,30);

Your solution:

We have spatial but not beingsral locality

a) 
$$\# \text{lites} = 7$$
,  $\# \text{access} = 10 \Rightarrow \text{lites} = \frac{7}{10} = 0.7$ 

b)  $\# \text{lites} = 3.7 + 1 = 22$ ,  $\# \text{access} = 30$ 
 $\# \text{lites} = \frac{3.7 + 1}{30} = \frac{22}{30} = \frac{11}{15}$ 

- 4. Consider Listning 1 on the last page. Assume the code is executed on a 32-bit MIPS processor that includes an *instruction cache* with the following properties: Capacity = 512bytes, direct mapped, block size = 8 bytes. Assume that the cache is empty (all valid bits are zero) before you call function sum.
  - (a) Will the *instruction cache* utilize temporal locality or spatial locality, or both?
  - (b) What is the *instruct cache miss rate* when executing the function? Only count the memory accesses within the function, that is, the first instruction in the function is xor and the last one jr. The function is called with the following C statement sum (0x6ff1000, 100); and the first instruction of sum is located at address 0x00400000. Answer as a rational number.

5. Suppose we have a 32-bit MIPS processor, which includes a 2-way set associative data cache with capacity 16384 bytes, 16 bytes block, and a least recently used (LRU) replacement policy. Assume that the cache is empty (all valid bits are 0) before the following code is executed.

| 1 | lw | \$t1,0x1040(\$0) |
|---|----|------------------|
| 2 | lw | \$t2,0x2044(\$0) |
| 3 | lw | \$t3,0x3048(\$0) |
| 4 | lw | \$t4,0x1044(\$0) |
| 5 | lw | \$t5,0x504c(\$0) |
| 6 | lw | \$t6,0x3040(\$0) |

For each of the six assembly instructions above, state i) the *set field* value for the accessed address, ii) the *tag field value*, and iii) if the instruction results in a cache hit or a cache miss.

Your solution:

|    | Lag                 | index       | byce office | H/M |
|----|---------------------|-------------|-------------|-----|
| 1. | 0000 0000 0000 0000 | 0000 0160   | 0000        | М   |
| ٤. |                     | 1           |             | M   |
| 3. |                     | ( 0000 0010 | (000        |     |
| ч. |                     | 1 0000 0100 | 0100        | Н   |
| 5, | 016                 | ( 0000 0100 | (100        | Μ   |
| 6. | 11 06 l             | 1 0000 0100 | 0000        | Μ   |

- 6. For each of the following statements, state if they are *true* or *false*.
  - (a) A cache using a write-back policy writes back to the main memory simultaneously as it writes to the cache.
  - (b) Two important properties of a virtual memory are to give the illusion of a very large memory and to give memory protection between two concurrently running programs.
  - (c) A unit called the *memory management unit (MMU)* is a common solution to perform fast translations from virtual page numbers to physical page numbers.
  - (d) Modern high-performance processors do not use multi-level caches because they are too expensive and give little performance benefits.

*Your solution:* 

The following listing is used in the seminar exercises above. You need this information to solve the exercises, but you do not have to print this page (page 5) and bring it to the seminar.

## Listning 1.

| 1 | sum:  |      |                  |
|---|-------|------|------------------|
| 2 |       | xor  | \$v0,\$v0,\$v0   |
| 3 | loop: |      |                  |
| 4 |       | 1b   | \$t0,0(\$a0)     |
| 5 |       | add  | \$v0,\$v0,\$t0   |
| 6 |       | addi | \$a0,\$a0,1      |
| 7 |       | addi | \$a1,\$a1,-1     |
| 8 |       | bne  | \$a1,\$zero,loop |
| 9 |       | ir   | \$ra             |